The ADC functionality cannot be ensured if CLKADC > 1.5 MHz with ADCn.CALIB.DUTYCYC set to ‘1’.
If ADC is operated with CLKADC > 1.5 MHz, ADCn.CALIB.DUTYCYC must be set to ‘0’ (50% duty cycle).
| ATtiny1616 | |||||||
|---|---|---|---|---|---|---|---|
| Rev. A | |||||||
| X | |||||||
| ATtiny3216 | |||||||
| Rev. A | Rev. B | Rev. C | |||||
| * | * | X | |||||