| PIC18LF65/66K40 only | |||||||
|---|---|---|---|---|---|---|---|
| Standard Operating Conditions (unless otherwise stated) | |||||||
| Param. No. | Sym. | Characteristic | Min. | Typ.† | Max. | Units | Conditions |
| Supply Voltage | |||||||
| D002 | VDD |
1.8 |
— |
3.6 |
V |
FOSC ≤ 16 MHz | |
|
2.5 |
— |
3.6 |
V |
FOSC > 16 MHz | |||
|
3.0 |
— |
3.6 |
V |
FOSC > 32 MHz | |||
| RAM Data Retention(1) | |||||||
| D003 | VDR | 1.5 |
— |
— |
V |
Device in SLEEP mode |
|
| Power-on Reset Release Voltage(2) | |||||||
| D004 | VPOR |
— |
1.6 |
— |
V |
BOR or LPBOR disabled(3) | |
| Power-on Reset Rearm Voltage(2) | |||||||
| D005 | VPORR |
— |
0.8 |
— |
V |
BOR or LPBOR disabled(3) | |
| VDD Rise Rate to ensure internal Power-on Reset signal(2) | |||||||
| D006 | SVDD | 0.05 |
— |
— |
V/ms | BOR or LPBOR disabled(3) | |
|
Data in “Typ.” column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note:
|
|||||||
| PIC18F65/66K40 only | |||||||
| Standard Operating Conditions (unless otherwise stated) | |||||||
| Param. No. | Sym. | Characteristic | Min. | Typ.† | Max. | Units | Conditions |
| Supply Voltage | |||||||
| D002A | VDD |
2.3 |
— |
5.5 |
V |
FOSC ≤ 16 MHz | |
|
2.5 |
— |
5.5 |
V |
FOSC > 16 MHz | |||
|
3.0 |
— |
5.5 |
V |
FOSC > 32 MHz | |||
| RAM Data Retention(1) | |||||||
| D003A | VDR | 1.7 |
— |
— |
V |
Device in SLEEP mode |
|
| Power-on Reset Release Voltage(2) | |||||||
| D004A | VPOR |
— |
1.6 |
— |
V |
BOR or LPBOR disabled(3) | |
| Power-on Reset Rearm Voltage(2) | |||||||
| D005A | VPORR |
— |
1.5 |
— |
V |
BOR or LPBOR disabled(3) | |
| VDD Rise Rate to ensure internal Power-on Reset signal(2) | |||||||
| D006A | SVDD | 0.05 |
— |
— |
V/ms | BOR or LPBOR disabled(3) | |
|
Data in “Typ.” column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note:
|
|||||||