Register Summary - SRAM
| Offset |
Name |
Bit Pos. |
|
|
|
|
|
|
|
|
| 0x00 |
BTCTRL |
7:0 |
|
|
|
BLOCKACT[1:0] |
EVOSEL[1:0] |
VALID |
| 0x01 |
15:8 |
STEPSIZE[2:0] |
STEPSEL |
DSTINC |
SRCINC |
BEATSIZE[1:0] |
| 0x02 |
BTCNT |
7:0 |
BTCNT[7:0] |
| 0x03 |
15:8 |
BTCNT[15:8] |
| 0x04 |
SRCADDR |
7:0 |
SRCADDR[7:0] |
| 0x05 |
15:8 |
SRCADDR[15:8] |
| 0x06 |
23:16 |
SRCADDR[23:16] |
| 0x07 |
31:24 |
SRCADDR[31:24] |
| 0x08 |
DSTADDR |
7:0 |
DSTADDR[7:0] |
| 0x09 |
15:8 |
DSTADDR[15:8] |
| 0x0A |
23:16 |
DSTADDR[23:16] |
| 0x0B |
31:24 |
DSTADDR[31:24] |
| 0x0C |
DESCADDR |
7:0 |
DESCADDR[7:0] |
| 0x0D |
15:8 |
DESCADDR[15:8] |
| 0x0E |
23:16 |
DESCADDR[23:16] |
| 0x0F |
31:24 |
DESCADDR[31:24] |