Power Reduction Register
Name:
PRR
Offset:
0x35
Reset:
0x00
Access:
-
Bit76543210
PRADCPRTIM0
AccessR/WR/W
Reset00

Bit 1 – PRADC: Power Reduction ADC

Power Reduction ADC

Writing a logic one to this bit shuts down the ADC. The ADC must be disabled before shut down. The analog comparator cannot use the ADC input MUX when the ADC is shut down.

The ADC is available in ATtiny5/10, only.

Bit 0 – PRTIM0: Power Reduction Timer/Counter0

Power Reduction Timer/Counter0

Writing a logic one to this bit shuts down the Timer/Counter0 module. When the Timer/Counter0 is enabled, operation will continue like before the shutdown.